Espressif Systems /ESP32-C6 /LP_UART /INT_ST

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_ST

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (RXFIFO_FULL_INT_ST)RXFIFO_FULL_INT_ST 0 (TXFIFO_EMPTY_INT_ST)TXFIFO_EMPTY_INT_ST 0 (PARITY_ERR_INT_ST)PARITY_ERR_INT_ST 0 (FRM_ERR_INT_ST)FRM_ERR_INT_ST 0 (RXFIFO_OVF_INT_ST)RXFIFO_OVF_INT_ST 0 (DSR_CHG_INT_ST)DSR_CHG_INT_ST 0 (CTS_CHG_INT_ST)CTS_CHG_INT_ST 0 (BRK_DET_INT_ST)BRK_DET_INT_ST 0 (RXFIFO_TOUT_INT_ST)RXFIFO_TOUT_INT_ST 0 (SW_XON_INT_ST)SW_XON_INT_ST 0 (SW_XOFF_INT_ST)SW_XOFF_INT_ST 0 (GLITCH_DET_INT_ST)GLITCH_DET_INT_ST 0 (TX_BRK_DONE_INT_ST)TX_BRK_DONE_INT_ST 0 (TX_BRK_IDLE_DONE_INT_ST)TX_BRK_IDLE_DONE_INT_ST 0 (TX_DONE_INT_ST)TX_DONE_INT_ST 0 (AT_CMD_CHAR_DET_INT_ST)AT_CMD_CHAR_DET_INT_ST 0 (WAKEUP_INT_ST)WAKEUP_INT_ST

Description

Masked interrupt status

Fields

RXFIFO_FULL_INT_ST

This is the status bit for rxfifo_full_int_raw when rxfifo_full_int_ena is set to 1.

TXFIFO_EMPTY_INT_ST

This is the status bit for txfifo_empty_int_raw when txfifo_empty_int_ena is set to 1.

PARITY_ERR_INT_ST

This is the status bit for parity_err_int_raw when parity_err_int_ena is set to 1.

FRM_ERR_INT_ST

This is the status bit for frm_err_int_raw when frm_err_int_ena is set to 1.

RXFIFO_OVF_INT_ST

This is the status bit for rxfifo_ovf_int_raw when rxfifo_ovf_int_ena is set to 1.

DSR_CHG_INT_ST

This is the status bit for dsr_chg_int_raw when dsr_chg_int_ena is set to 1.

CTS_CHG_INT_ST

This is the status bit for cts_chg_int_raw when cts_chg_int_ena is set to 1.

BRK_DET_INT_ST

This is the status bit for brk_det_int_raw when brk_det_int_ena is set to 1.

RXFIFO_TOUT_INT_ST

This is the status bit for rxfifo_tout_int_raw when rxfifo_tout_int_ena is set to 1.

SW_XON_INT_ST

This is the status bit for sw_xon_int_raw when sw_xon_int_ena is set to 1.

SW_XOFF_INT_ST

This is the status bit for sw_xoff_int_raw when sw_xoff_int_ena is set to 1.

GLITCH_DET_INT_ST

This is the status bit for glitch_det_int_raw when glitch_det_int_ena is set to 1.

TX_BRK_DONE_INT_ST

This is the status bit for tx_brk_done_int_raw when tx_brk_done_int_ena is set to 1.

TX_BRK_IDLE_DONE_INT_ST

This is the stauts bit for tx_brk_idle_done_int_raw when tx_brk_idle_done_int_ena is set to 1.

TX_DONE_INT_ST

This is the status bit for tx_done_int_raw when tx_done_int_ena is set to 1.

AT_CMD_CHAR_DET_INT_ST

This is the status bit for at_cmd_det_int_raw when at_cmd_char_det_int_ena is set to 1.

WAKEUP_INT_ST

This is the status bit for uart_wakeup_int_raw when uart_wakeup_int_ena is set to 1.

Links

() ()